Difference between revisions of "Event:MICRO 2018"

From ConfIDent
(mobo import Concept___Events-migrated)
 
(4 intermediate revisions by 2 users not shown)
Line 1: Line 1:
 
{{Event
 
{{Event
 
|Acronym=MICRO 2018
 
|Acronym=MICRO 2018
|Title=51st Annual IEEE/ACM International Symposium on Microarchitecture
+
|Title=IEEE/ACM International Symposium on Microarchitecture
|Type=Conference
+
|Ordinal=51
|Submission deadline=2018/04/06
+
|In Event Series=Event Series:MICRO
|Homepage=https://www.microarch.org/micro51/
+
|Single Day Event=no
 +
|Start Date=2018/10/20
 +
|End Date=2018/10/24
 +
|Event Status=as scheduled
 +
|Event Mode=on site
 +
|Venue=Grand Hyatt Fukuoka
 
|City=Fukuoka City
 
|City=Fukuoka City
 
|Country=Country:JP
 
|Country=Country:JP
 +
|Academic Field=Computer Architecture
 +
|Official Website=https://www.microarch.org/micro51/
 +
|Type=Conference
 
|has general chair=Koji Inoue, Mark Oskin
 
|has general chair=Koji Inoue, Mark Oskin
 
|has program chair=Hyesoon Kim, Sudhakar Yalamanchili
 
|has program chair=Hyesoon Kim, Sudhakar Yalamanchili
 
|has workshop chair=Ryota Shioya, Yasuko Eckert
 
|has workshop chair=Ryota Shioya, Yasuko Eckert
 
|has tutorial chair=Ryota Shioya, Yasuko Eckert
 
|has tutorial chair=Ryota Shioya, Yasuko Eckert
|has Keynote speaker=Satoshi Matsuoka, Ruby B. Lee, Mike Davies
 
|Submitted papers=351
 
|Accepted papers=74
 
 
|has Proceedings Link=https://dl.acm.org/doi/proceedings/10.5555/3343260
 
|has Proceedings Link=https://dl.acm.org/doi/proceedings/10.5555/3343260
 
|pageCreator=User:Curator 52
 
|pageCreator=User:Curator 52
 
|pageEditor=User:Curator 52
 
|pageEditor=User:Curator 52
 
|contributionType=1
 
|contributionType=1
|In Event Series=Event Series:MICRO
 
|Single Day Event=no
 
|Start Date=2018/10/20
 
|End Date=2018/10/24
 
|Event Status=as scheduled
 
|Event Mode=on site
 
 
}}
 
}}
 +
{{Event Deadline
 +
|Notification Deadline=2018/07/18
 +
|Abstract Deadline=2018/03/30
 +
|Paper Deadline=2018/04/06
 +
}}
 +
{{Organizer
 +
|Contributor Type=organization
 +
|Organization=Technical Committee on Microprogramming and Microarchitecture, IEEE Computer Society
 +
}}
 +
{{Organizer
 +
|Contributor Type=organization
 +
|Organization=Special Interest Group on Microarchitecture, Association for Computing Machinery
 +
}}
 +
{{Event Metric
 +
|Number Of Submitted Papers=351
 +
|Number Of Accepted Papers=74
 +
}}
 +
{{S Event}}
 
==Call for Papers==
 
==Call for Papers==
  
Line 30: Line 47:
  
 
==Important Dates==
 
==Important Dates==
* Abstract: March 30th, 2018 at 11:59pm EDT
+
*Abstract: March 30th, 2018 at 11:59pm EDT
* Full Paper: April 6th, 2018 at 11:59pm EDT
+
*Full Paper: April 6th, 2018 at 11:59pm EDT
* Rebuttal and Response: June 27th - July 3rd 2018
+
*Rebuttal and Response: June 27th - July 3rd 2018
* Notification: July 18th 2018
+
*Notification: July 18th 2018
  
 
==Topics==
 
==Topics==
 
We invite original paper submissions related to (but not limited to) the following topics:
 
We invite original paper submissions related to (but not limited to) the following topics:
* Processor, memory, interconnect, and storage architectures.
+
*Processor, memory, interconnect, and storage architectures.
* Microarchitecture and compiler techniques for optimizing the memory hierarchy, analysis of new memory hierarchies, emerging architectures based on new memory technologies.
+
*Microarchitecture and compiler techniques for optimizing the memory hierarchy, analysis of new memory hierarchies, emerging architectures based on new memory technologies.
* Hardware, software, and hybrid techniques for improving system performance, energy-efficiency, cost, complexity, predictability, quality of service, reliability, dependability, security, scalability, programmer productivity, etc.
+
*Hardware, software, and hybrid techniques for improving system performance, energy-efficiency, cost, complexity, predictability, quality of service, reliability, dependability, security, scalability, programmer productivity, etc.
* Architectures for instruction-level, thread-level, and memory-level parallelism: superscalar, VLIW, data-parallel, multithreaded, multicore, many-core, etc.
+
*Architectures for instruction-level, thread-level, and memory-level parallelism: superscalar, VLIW, data-parallel, multithreaded, multicore, many-core, etc.
* Architectures for emerging application domains such as deep learning, machine learning, relational computation, neuromorphic, quantum, etc.
+
*Architectures for emerging application domains such as deep learning, machine learning, relational computation, neuromorphic, quantum, etc.
* Accelerator designs and heterogeneous architectures including system-on-chip architectures, application specific fixed function, programmable, near-data and in-memory accelerators, etc.
+
*Accelerator designs and heterogeneous architectures including system-on-chip architectures, application specific fixed function, programmable, near-data and in-memory accelerators, etc.
* Compiler and microarchitectural techniques for parallelism (ILP, TLP, MLP).
+
*Compiler and microarchitectural techniques for parallelism (ILP, TLP, MLP).
* Compiler optimizations and microarchitecture techniques for heterogeneous architectures including CPU+GPUs, GPUs, SoCs, and programmable accelerators.
+
*Compiler optimizations and microarchitecture techniques for heterogeneous architectures including CPU+GPUs, GPUs, SoCs, and programmable accelerators.
* Microarchitecture techniques to better support system software, programming languages, programmability, and compilation.
+
*Microarchitecture techniques to better support system software, programming languages, programmability, and compilation.
* Architectures and compilers for embedded processors, DSPs, GPUs, ASIPs (network processors, multimedia, wireless, etc.).
+
*Architectures and compilers for embedded processors, DSPs, GPUs, ASIPs (network processors, multimedia, wireless, etc.).
* Low-power, high-performance, and cost/complexity-efficient architectures.
+
*Low-power, high-performance, and cost/complexity-efficient architectures.
* Architectures for emerging embedded platforms, including smartphones, automotive, server/cloud, etc.
+
*Architectures for emerging embedded platforms, including smartphones, automotive, server/cloud, etc.
* Advanced software/hardware speculation and prediction schemes.
+
*Advanced software/hardware speculation and prediction schemes.
* Microarchitecture modeling and simulation methodology.
+
*Microarchitecture modeling and simulation methodology.
* Insightful experimental and comparative evaluation and analysis of existing microarchitectures, hardware/software mechanisms and workloads.
+
*Insightful experimental and comparative evaluation and analysis of existing microarchitectures, hardware/software mechanisms and workloads.
  
 
Submissions should follow the guidelines and formatting rules specified on the conference website. Papers that violate these guidelines and rules may be returned to author(s) without review.
 
Submissions should follow the guidelines and formatting rules specified on the conference website. Papers that violate these guidelines and rules may be returned to author(s) without review.

Latest revision as of 12:08, 17 November 2022

Deadlines
2018-07-18
2018-03-30
2018-04-06
30
Mar
2018
Abstract
6
Apr
2018
Paper
18
Jul
2018
Notification
organization
organization
Metrics
Submitted Papers
351
Accepted Papers
74
Venue

Grand Hyatt Fukuoka, Fukuoka City, Japan

Loading map...

Call for Papers

The International Symposium on Microarchitecture ® (MICRO) is the premier forum for the presentation and discussion of new ideas in microarchitecture, compilers, hardware/software interfaces, and design of advanced computing and communication systems. The goal of MICRO is to bring together researchers in the fields of microarchitecture, compilers, and systems for technical exchange. The MICRO community has enjoyed having close interaction between academic researchers and industrial designers—we aim to continue and strengthen this longstanding tradition at the 51st MICRO in Fukuoka, Japan.

Important Dates

  • Abstract: March 30th, 2018 at 11:59pm EDT
  • Full Paper: April 6th, 2018 at 11:59pm EDT
  • Rebuttal and Response: June 27th - July 3rd 2018
  • Notification: July 18th 2018

Topics

We invite original paper submissions related to (but not limited to) the following topics:

  • Processor, memory, interconnect, and storage architectures.
  • Microarchitecture and compiler techniques for optimizing the memory hierarchy, analysis of new memory hierarchies, emerging architectures based on new memory technologies.
  • Hardware, software, and hybrid techniques for improving system performance, energy-efficiency, cost, complexity, predictability, quality of service, reliability, dependability, security, scalability, programmer productivity, etc.
  • Architectures for instruction-level, thread-level, and memory-level parallelism: superscalar, VLIW, data-parallel, multithreaded, multicore, many-core, etc.
  • Architectures for emerging application domains such as deep learning, machine learning, relational computation, neuromorphic, quantum, etc.
  • Accelerator designs and heterogeneous architectures including system-on-chip architectures, application specific fixed function, programmable, near-data and in-memory accelerators, etc.
  • Compiler and microarchitectural techniques for parallelism (ILP, TLP, MLP).
  • Compiler optimizations and microarchitecture techniques for heterogeneous architectures including CPU+GPUs, GPUs, SoCs, and programmable accelerators.
  • Microarchitecture techniques to better support system software, programming languages, programmability, and compilation.
  • Architectures and compilers for embedded processors, DSPs, GPUs, ASIPs (network processors, multimedia, wireless, etc.).
  • Low-power, high-performance, and cost/complexity-efficient architectures.
  • Architectures for emerging embedded platforms, including smartphones, automotive, server/cloud, etc.
  • Advanced software/hardware speculation and prediction schemes.
  • Microarchitecture modeling and simulation methodology.
  • Insightful experimental and comparative evaluation and analysis of existing microarchitectures, hardware/software mechanisms and workloads.

Submissions should follow the guidelines and formatting rules specified on the conference website. Papers that violate these guidelines and rules may be returned to author(s) without review.

Cookies help us deliver our services. By using our services, you agree to our use of cookies.